# RFD15P05, RFD15P05SM, RFP15P05 Data Sheet July 1999 File Number 2387.5 # 15A, 50V, 0.150 Ohm, P-Channel Power MOSFETs These are P-Channel power MOSFETs manufactured using the MegaFET process. This process which uses feature sizes approaching those of LSI integrated circuits, gives optimum utilization of silicon, resulting in outstanding performance. They were designed for use in applications such as switching regulators, switching converters, motor drivers, and relay drivers. These transistors can be operated directly from integrated circuits. Formerly developmental type TA09833. ### **Ordering Information** | PART NUMBER | PACKAGE | BRAND | | |-------------|----------|----------|--| | RFD15P05 | TO-251AA | D15P05 | | | RFD15P05SM | TO-252AA | D15P05 | | | RFP15P05 | TO-220AB | RFP15P05 | | NOTE: When ordering, use the entire part number. Add the suffix 9A to obtain the TO-252AA variant in the tape and reel, i.e., RFD15P05SM9A. #### **Features** - 15A, 50V - $r_{DS(ON)} = 0.150\Omega$ - Temperature Compensating PSPICE<sup>®</sup> Model - · Peak Current vs Pulse Width Curve - · UIS Rating Curve - · Related Literature - TB334 "Guidelines for Soldering Surface Mount Components to PC Boards" ### Symbol ### **Packaging** JEDEC TO-251AA JEDEC TO-252AA JEDEC TO-220AB ### RFD15P05, RFD15P05SM, RFP15P05 ### **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ , Unless Otherwise Specified | | RFD15P05, RFD15P05SM, | | |----------------------------------------------------------|-----------------------------|-------| | | RFP15P05 | UNITS | | Drain Source Voltage (Note 1) | -50 | V | | Drain Gate Voltage ( $R_G = 20K\Omega$ ) (Note 1) | -50 | V | | Gate Source Voltage | ±20 | V | | Drain Current Continuous | -15 | Α | | Pulsed (Note 3) | Refer to Peak Current Curve | | | Single Pulse Avalanche Rating | Refer to UIS Curve | | | Power Dissipation | 80 | W | | Derate above 25°C | 0.533 | W/oC | | Operating and Storage Temperature | -55 to 175 | °C | | Maximum Temperature for Soldering | | | | Leads at 0.063in (1.6mm) from Case for 10sT <sub>L</sub> | 300 | °C | | Package Body for 10s, See Techbrief 334 | 260 | °C | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. $T_J = 25^{\circ}C$ to $150^{\circ}C$ . ### **Electrical Specifications** $T_C = 25^{\circ}C$ , Unless Otherwise Specified | PARAMETER | SYMBOL | TEST | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------|------|-------|-------| | Drain to Source Breakdown Voltage | BV <sub>DSS</sub> | I <sub>D</sub> = 250μA, V <sub>GS</sub> = 0V (Figure 11) | | -50 | - | - | V | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_D = 250\mu A$ | | -2.0 | - | -4.0 | V | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>DS</sub> = Rated BV <sub>DS</sub> | SS | - | - | -1 | μΑ | | | | V <sub>DS</sub> = 0.8 x Rated | V <sub>DS</sub> = 0.8 x Rated BV <sub>DSS</sub> , T <sub>C</sub> = 150°C | | - | 25 | μΑ | | Gate to Source Leakage Current | I <sub>GSS</sub> | V <sub>GS</sub> = ±20V | | - | - | ±100 | nA | | Drain to Source On Resistance | r <sub>DS(ON)</sub> | I <sub>D</sub> = 15A, V <sub>GS</sub> = -1 | 0V (Figure 9) | - | - | 0.150 | Ω | | Turn-On Time | ton | $V_{DD} = \text{-}25\text{V}, \ I_D \approx 7.5\text{A}, \ R_G = 12.5\Omega,$ $R_L = 3.3\Omega, \ V_{GS} = \text{-}10\text{V}$ | | - | - | 60 | ns | | Turn-On Delay Time | t <sub>D(ON)</sub> | | | - | 16 | - | ns | | Rise Time | t <sub>R</sub> | | | - | 30 | - | ns | | Turn-Off Delay Time | t <sub>D(OFF)</sub> | | | - | 50 | - | ns | | Fall Time | t <sub>F</sub> | | | - | 20 | - | ns | | Turn-Off Time | toff | | | - | - | 100 | ns | | Total Gate Charge | Q <sub>G(TOT)</sub> | V <sub>GS</sub> = 0V to -20V | V <sub>DD</sub> = -40V, I <sub>D</sub> = 15A, | - | - | 150 | nC | | Gate Charge at -10V | Q <sub>G(-10)</sub> | $V_{GS} = 0V \text{ to } -10V$ $R_L = 2.67\Omega$ , | | - | - | 75 | nC | | Threshold Gate Charge | Q <sub>G(TH)</sub> | $V_{GS} = 0V \text{ to } -2V$ $I_{G(REF)} = -0.65\text{mA}$ | | - | - | 3.5 | nC | | Input Capacitance | C <sub>ISS</sub> | $V_{DS}$ = -25V, $V_{GS}$ = 0V<br>f = 1MHz (Figure 12) | | - | 1150 | - | pF | | Output Capacitance | C <sub>OSS</sub> | | | - | 300 | - | pF | | Reverse Transfer Capacitance | C <sub>RSS</sub> | | | - | 56 | - | pF | | Thermal Resistance Junction to Case | $R_{\theta JC}$ | TO-220AB, TO-251AA, TO-252AA | | - | - | 1.875 | °C/W | | Thermal Resistance Junction to Ambient | $R_{\theta JA}$ | TO-251AA, TO-252AA | | - | - | 100 | °C/W | | | | TO-220AB | | - | - | 62.5 | °C/W | ### **Source to Drain Diode Specifications** | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------|-----------------|---------------------------------------------------------|-----|-----|------|-------| | Source to Drain Diode Voltage | $V_{SD}$ | I <sub>SD</sub> = -15A | - | - | -1.5 | V | | Reverse Recovery Time | t <sub>RR</sub> | I <sub>SD</sub> = -15A, dI <sub>SD</sub> /dt = -100A/μs | - | - | 125 | ns | #### NOTES: - 2. Pulse test: pulse duration $\leq$ 300ms, duty cycle $\leq$ 2%. - 3. Repetitive rating: pulse width limited by maximum junction temperature. See Transient Thermal Impedance curve (Figure 3). ### **Typical Performance Curves** FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE TEMPERATURE FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE FIGURE 3. NORMALIZED MAXIMUM TRANSIENT THERMAL IMPEDANCE FIGURE 4. FORWARD BIAS SAFE OPERATING AREA FIGURE 5. PEAK CURRENT CAPABILITY ## Typical Performance Curves (Continued) FIGURE 6. UNCLAMPED INDUCTIVE SWITCHING CAPABILITY FIGURE 8. TRANSFER CHARACTERISTICS FIGURE 10. NORMALIZED GATE THRESHOLD VOLTAGE vs JUNCTION TEMPERATURE FIGURE 7. SATURATION CHARACTERISTICS FIGURE 9. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE FIGURE 11. NORMALIZED DRAIN TO SOURCE BREAKDOWN VOLTAGE vs JUNCTION TEMPERATURE ### Typical Performance Curves (Continued) FIGURE 12. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE NOTE: Refer to Intersil Application Notes AN7254 and AN7260 FIGURE 13. NORMALIZED SWITCHING WAVEFORMS FOR CONSTANT GATE CURRENT #### Test Circuits and Waveforms FIGURE 14. UNCLAMPED ENERGY TEST CIRCUIT FIGURE 15. UNCLAMPED ENERGY WAVEFORMS FIGURE 16. SWITCHING TIME TEST CIRCUIT FIGURE 17. RESISTIVE SWITCHING WAVEFORMS # RFD15P05, RFD15P05SM, RFP15P05 # Test Circuits and Waveforms (Continued) FIGURE 18. GATE CHARGE TEST CIRCUIT FIGURE 19. GATE CHARGE WAVEFORMS #### **PSPICE Electrical Model** .SUBCKT RFP15P05 2 1 3 REV 9/06/94 CA 12 8 1.6e-9 CB 15 14 1.47e-9 CIN 6 8 1.09e-9 DBODY 5 7 DBDMOD DBREAK 7 11 DBKMOD DPLCAP 10 6 DPLCAPMOD EBREAK 5 11 17 18 -73.0 EDS 14 8 5 8 1 EGS 13 8 6 8 1 ESG 5 10 8 6 1 EVTO 20 6 8 18 1 IT 8 17 1 LDRAIN 2 5 1e-9 LGATE 1 9 6.73e-9 LSOURCE 3 7 6.69e-9 MOS1 16 6 8 8 MOSMOD M = 0.99 MOS2 16 21 8 8 MOSMOD M = 0.01 RBREAK 17 18 RBKMOD 1 RDRAIN 50 16 RDSMOD 63.6e-3 RGATE 9 20 7.37 RIN 6 8 1e9 RSCL1 5 51 RSCLMOD 1e-6 RSCL2 5 50 1e3 RSOURCE 8 7 RDSMOD 46.5e-3 RVTO 18 19 RVTOMOD 1 S1A 6 12 13 8 S1AMOD S1B 13 12 13 8 S1BMOD S2A 6 15 14 13 S2AMOD S2B 13 15 14 13 S2BMOD VBAT 8 19 DC 1 VTO 21 6 -0.65 $\mathsf{ESCL}\ 51\ 50\ \mathsf{VALUE} = \{(\mathsf{V}(5,\!51)/\mathsf{ABS}(\mathsf{V}(5,\!51)))^*(\mathsf{PWR}(\mathsf{V}(5,\!51)^*1\mathsf{e}6/35,\!4))\}$ .MODEL DBDMOD D (IS = 1.27e-13 RS = 1.62e-2 TRS1 = 1.35e-3 TRS2 = -4.33e-6 CJO = 1.25e-9 TT = 7.97e-8) .MODEL DBKMOD D (RS = 2.54e-1 TRS1 = 4.54e-3 TRS2 = -1.12e-5) .MODEL DPLCAPMOD D (CJO = 285e-12 IS = 1e-30 N = 10) .MODEL MOSMOD PMOS (VTO = -3.78 KP = 6.97 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u) .MODEL RBKMOD RES (TC1 = 9.15e-4 TC2 = -4.0e-7) .MODEL RDSMOD RES (TC1 = 5.47e-3 TC2 = 1.37e-5) .MODEL RSCLMOD RES (TC1 = 1.9e-3 TC2 = -7.5e-6) .MODEL RVTOMOD RES (TC1 = -3.71e-3 TC2 = -2.41e-6) .MODEL S1AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = 3.65 VOFF = 1.65) .MODEL S1BMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = 1.65 VOFF = 3.65) .MODEL S2AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = 0.60 VOFF = -4.40) .MODEL S2BMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -4.40 VOFF = 0.60) #### .ENDS NOTE: For further discussion of the PSPICE model, consult **A New PSPICE Sub-circuit for the Power MOSFET Featuring Global Temperature Options**; authored by William J. Hepp and C. Frank Wheatley. #### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. | $ACEx^{TM}$ | FAST® | PACMAN™ | SuperSOT™-3 | |-----------------------------------|---------------------|---------------------|-------------------| | Bottomless™ | FASTr™ | $POP^{TM}$ | SuperSOT™-6 | | CoolFET™ | GlobalOptoisolator™ | PowerTrench ® | SuperSOT™-8 | | CROSSVOLT <sup>TM</sup> | GTO™ . | QFET™ | SyncFET™ | | DenseTrench™ | HiSeC™ | QS™ | TinyLogic™ | | DOME™ | ISOPLANAR™ | QT Optoelectronics™ | UHC <sup>TM</sup> | | EcoSPARK™ | LittleFET™ | Quiet Series™ | UltraFET™ | | E <sup>2</sup> CMOS <sup>TM</sup> | MicroFET™ | SILENT SWITCHER ® | $VCX^{TM}$ | | EnSigna™ | MICROWIRE™ | SMART START™ | | | | | | | FACT Quiet Series<sup>TM</sup> OPTOPLANAR<sup>TM</sup> Star\* Power<sup>TM</sup> Star\* Power<sup>TM</sup> Stealth<sup>TM</sup> #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. |