FEATURES

Voltage-to-Frequency

- Choice of Guaranteed Linearity:
  - TC9401: 0.01%
  - TC9400: 0.05%
  - TC9402: 0.25%
- DC to 100 kHz (F/V) or 1Hz to 100kHz (V/F)
- Low Power Dissipation: 27mW Typ
- Single/Dual Supply Operation: +8V to +15V or ±4V to ±7.5V
- Gain Temperature Stability: ±25 ppm/°C Typ
- Programmable Scale Factor

Frequency-to-Voltage

- Operation: DC to 100 kHz
- Choice of Guaranteed Linearity:
  - TC9401: 0.02%
  - TC9400: 0.05%
  - TC9402: 0.25%
- Programmable Scale Factor

APPLICATIONS

- µP Data Acquisition
- 13-Bit Analog-to-Digital Converters
- Analog Data Transmission and Recording
- Phase-Locked Loops
- Frequency Meters/Tachometer
- Motor Control
- FM Demodulation

GENERAL DESCRIPTION

The TC9400/TC9401/TC9402 are low-cost voltage-to-frequency (V/F) converters utilizing low power CMOS technology. The converters accept a variable analog input signal and generate an output pulse train whose frequency is linearly proportional to the input voltage.

The devices can also be used as highly-accurate frequency-to-voltage (F/V) converters, accepting virtually any input frequency waveform and providing a linearly-proportional voltage output.

A complete V/F or F/V system only requires the addition of two capacitors, three resistors, and reference voltage.

ORDERING INFORMATION

<table>
<thead>
<tr>
<th>Part No.</th>
<th>Linearity (V/F)</th>
<th>Package</th>
<th>Temperature Range</th>
</tr>
</thead>
<tbody>
<tr>
<td>TC9400COD</td>
<td>0.05%</td>
<td>14-Pin SOIC</td>
<td>0°C to +70°C</td>
</tr>
<tr>
<td>TC9400CPD</td>
<td>0.05%</td>
<td>Plastic DIP</td>
<td>0°C to +70°C</td>
</tr>
<tr>
<td>TC9400EJD</td>
<td>0.05%</td>
<td>CerDIP</td>
<td>–40°C to +85°C</td>
</tr>
<tr>
<td>TC9401CPD</td>
<td>0.01%</td>
<td>Plastic DIP</td>
<td>0°C to +70°C</td>
</tr>
<tr>
<td>TC9401EJD</td>
<td>0.01%</td>
<td>CerDIP</td>
<td>–40°C to +85°C</td>
</tr>
<tr>
<td>TC9402CPD</td>
<td>0.25%</td>
<td>Plastic DIP</td>
<td>0°C to +70°C</td>
</tr>
<tr>
<td>TC9402EJD</td>
<td>0.25%</td>
<td>CerDIP</td>
<td>–40°C to +85°C</td>
</tr>
</tbody>
</table>
VOLTAGE-TO-FREQUENCY/FREQUENCY-TO-VOLTAGE CONVERTERS

TC9400
TC9401
TC9402

ABSOLUTE MAXIMUM RATINGS*  
$V_{DD} - V_{SS}$ ................................................................. +18V  
$I_{IN}$ ...........................................................................10mA  
$V_{OUT}$ Max −$V_{OUT}$ Common .....................................23V  
$V_{REF} - V_{SS}$ ..............................................................−1.5V  
Storage Temperature Range ................ −65°C to +150°C  
Operating Temperature Range  
C Device ........................................................................0°C to +70°C  
E Device ......................................................................−40°C to +85°C  
Package Dissipation (T_A ≤ 70°C)  
8-Pin CerDIP ..................................................................800mW  
8-Pin Plastic DIP ..........................................................730mW  
8-Pin SOIC .................................................................470mW  
Lead Temperature (Soldering, 10 sec) ...........+300°C  

*Static-sensitive device. Unused devices must be stored in conductive material. Protect devices from static discharge and static fields. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to Absolute Maximum Rating Conditions for extended periods may affect device reliability.

ELECTRICAL CHARACTERISTICS:  
$V_{DD} = +5V$, $V_{SS} = –5V$, $V_{GND} = 0V$, $V_{REF} = –5V$, $R_{BIAS} = 100k\Omega$, 
Full Scale = 10kHz, unless otherwise specified. $T_{A} = +25°C$, unless temperature range is specified (−40°C to +85°C for E device, 0°C to +70°C for C device).

<table>
<thead>
<tr>
<th>VOLTAGE-TO-FREQUENCY/ FREQUENCY-TO-VOLTAGE CONVERTERS</th>
<th>Parameter</th>
<th>Definition</th>
<th>TC9400</th>
<th>TC9401</th>
<th>TC9402</th>
</tr>
</thead>
<tbody>
<tr>
<td>Accuracy</td>
<td></td>
<td></td>
<td>Min</td>
<td>Typ</td>
<td>Max</td>
</tr>
<tr>
<td>Accuracy</td>
<td></td>
<td></td>
<td>Min</td>
<td>Typ</td>
<td>Max</td>
</tr>
<tr>
<td>Linearity 10 kHz</td>
<td>Output Deviation From Straight Line Between Normalized Zero and Full-Scale Input</td>
<td>—</td>
<td>0.004</td>
<td>0.01</td>
<td>—</td>
</tr>
<tr>
<td>Linearity 100 kHz</td>
<td>Output Deviation From Straight Line Between Normalized Zero Reading and Full-Scale Input</td>
<td>—</td>
<td>0.04</td>
<td>0.08</td>
<td>—</td>
</tr>
<tr>
<td>Gain Temperature Drift (Note 1)</td>
<td>Variation in Gain A Due to Temperature Change</td>
<td>—</td>
<td>± 25</td>
<td>± 40</td>
<td>—</td>
</tr>
<tr>
<td>Gain Variance</td>
<td>Variation From Ideal Accuracy</td>
<td>—</td>
<td>± 10</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Zero Offset (Note 2)</td>
<td>Correction at Zero Adjust for Zero Output When Input is Zero</td>
<td>—</td>
<td>± 10</td>
<td>± 50</td>
<td>—</td>
</tr>
<tr>
<td>Zero Temperature Drift (Note 1)</td>
<td>Variation in Zero Offset Due to Temperature Change</td>
<td>—</td>
<td>± 25</td>
<td>± 50</td>
<td>—</td>
</tr>
<tr>
<td>Analog Input</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{IN}$ Full Scale</td>
<td>Full-Scale Analog Input Current to Achieve Specified Accuracy</td>
<td>—</td>
<td>10</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>$I_{IN}$ Overrange</td>
<td>Overrange Current</td>
<td>—</td>
<td>—</td>
<td>50</td>
<td>—</td>
</tr>
<tr>
<td>Response Time</td>
<td>Settling Time to 0.1% Full Scale</td>
<td>—</td>
<td>2</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Digital Section</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{SAT} \oplus I_{OL} = 10mA$</td>
<td>Logic “0” Output Voltage (Note 3)</td>
<td>—</td>
<td>0.2</td>
<td>0.4</td>
<td>—</td>
</tr>
<tr>
<td>$V_{OUT}$ Max − $V_{OUT}$ Common (Note 4)</td>
<td>Voltage Range Between Output and Common</td>
<td>—</td>
<td>—</td>
<td>18</td>
<td>—</td>
</tr>
<tr>
<td>Pulse Frequency Output Width</td>
<td>—</td>
<td>3</td>
<td>—</td>
<td>—</td>
<td>3</td>
</tr>
</tbody>
</table>

3-288
### ELECTRICAL CHARACTERISTICS: (Cont.)

$V_{DD} = +5V$, $V_{SS} = -5V$, $V_{GND} = 0$, $V_{REF} = -5V$, $R_{BIAS} = 100k\Omega$, Full Scale = 10kHz, unless otherwise specified. $T_A = +25^\circ C$, unless temperature range is specified $-40^\circ C$ to $+85^\circ C$ for E device, $0^\circ C$ to $+70^\circ C$ for C device.

<table>
<thead>
<tr>
<th>Parameter-to-Voltage</th>
<th>Definition</th>
<th>TC9401</th>
<th>TC9400</th>
<th>TC9402</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Min</td>
<td>Typ</td>
<td>Max</td>
</tr>
<tr>
<td>Supply Current</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{DD}$ Quiescent</td>
<td>(Note 5)</td>
<td>—</td>
<td>1.5</td>
<td>6</td>
</tr>
<tr>
<td>$I_{SS}$ Quiescent</td>
<td>(Note 5)</td>
<td>—</td>
<td>-1.5</td>
<td>-6</td>
</tr>
<tr>
<td>$V_{DD}$ Supply</td>
<td>Operating Range of Positive Supply</td>
<td>4</td>
<td>—</td>
<td>7.5</td>
</tr>
<tr>
<td>$V_{SS}$ Supply</td>
<td>Operating Range of Negative Supply</td>
<td>—4</td>
<td>—</td>
<td>-7.5</td>
</tr>
<tr>
<td>Reference Voltage</td>
<td>$V_{REF} = V_{SS}$</td>
<td>Range of Voltage Reference Input</td>
<td>2.5</td>
<td>—</td>
</tr>
<tr>
<td>Accuracy</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Nonlinearity (Note 10)</td>
<td>Deviation From Ideal Transfer Function as a Percentage Full-Scale Voltage</td>
<td>—</td>
<td>0.01</td>
<td>0.02</td>
</tr>
<tr>
<td>Input Frequency Range (Note 7 and 8)</td>
<td>Frequency Range for Specified Nonlinearity</td>
<td>10</td>
<td>—</td>
<td>100k</td>
</tr>
<tr>
<td>Frequency Input</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Positive Excursion</td>
<td>Voltage Required to Turn Threshold Detector On</td>
<td>0.4</td>
<td>—</td>
<td>$V_{DD}$</td>
</tr>
<tr>
<td>Negative Excursion</td>
<td>Voltage Required to Turn Threshold Detector Off</td>
<td>— 0.4</td>
<td>—</td>
<td>2</td>
</tr>
<tr>
<td>Minimum Positive Pulse Width (Note 8)</td>
<td>Time Between Threshold Crossings</td>
<td>—</td>
<td>5</td>
<td>—</td>
</tr>
<tr>
<td>Minimum Negative Pulse Width (Note 8)</td>
<td>Time Between Threshold Crossings</td>
<td>—</td>
<td>0.5</td>
<td>—</td>
</tr>
<tr>
<td>Input Impedance</td>
<td></td>
<td>—</td>
<td>10</td>
<td>—</td>
</tr>
<tr>
<td>Analog Outputs</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Voltage (Note 9)</td>
<td>Voltage Range of Op Amp Output for Specified Nonlinearity</td>
<td>—  $V_{DD} - 1$</td>
<td>—</td>
<td>$V_{DD} - 1$</td>
</tr>
<tr>
<td>Output Loading</td>
<td>Resistive Loading at Output of Op Amp</td>
<td>2</td>
<td>—</td>
<td>2</td>
</tr>
<tr>
<td>Supply Current</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{DD}$ Quiescent</td>
<td>(Note 10)</td>
<td>—</td>
<td>1.5</td>
<td>6</td>
</tr>
<tr>
<td>$I_{SS}$ Quiescent</td>
<td>(Note 10)</td>
<td>—</td>
<td>-1.5</td>
<td>-6</td>
</tr>
<tr>
<td>$V_{DD}$ Supply</td>
<td>Operating Range of Positive Supply</td>
<td>4</td>
<td>—</td>
<td>7.5</td>
</tr>
<tr>
<td>$V_{SS}$ Supply</td>
<td>Operating Range of Negative Supply</td>
<td>—4</td>
<td>—</td>
<td>-7.5</td>
</tr>
<tr>
<td>Reference Voltage</td>
<td>$V_{REF} = V_{SS}$</td>
<td>Range of Voltage Reference Input</td>
<td>2.5</td>
<td>—</td>
</tr>
</tbody>
</table>

**NOTES:**
1. Full temperature range. Guaranteed, Not Tested.
2. $I_N = 0$.
3. Full temperature range, $I_{OUT} = 10mA$.
4. $I_{OUT} = 10\mu A$.
5. Threshold Detect = 5V, Amp Out = 0V, Full Temperature Range
6. 10Hz to 100kHz.; Guaranteed, Not Tested
7. 5µsec minimum positive pulse width and 0.5 µsec minimum negative pulse width.
8. $t_R = t_F = 20$ nsec.
9. $R_L \geq 2k\Omega$; Tested @ 10kΩ
10. Full temperature range, $V_{IN} = -0.1V$. 

---

**VOLTAGE-TO-FREQUENCY/ FREQUENCY-TO-VOLTAGE CONVERTERS**

---

**TELCOM SEMICONDUCTOR, INC.**
**PIN DESCRIPTIONS**

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>IBIAS</td>
<td>This pin sets bias current in the TC9400. Connect to VSS through a 100 kΩ resistor. See text.</td>
</tr>
<tr>
<td>2</td>
<td>Zero Adj</td>
<td>Low frequency adjustment input. See text.</td>
</tr>
<tr>
<td>3</td>
<td>IN</td>
<td>Input current connection for the V/F converter.</td>
</tr>
<tr>
<td>4</td>
<td>VSS</td>
<td>Negative power supply voltage connection, typically –5V.</td>
</tr>
<tr>
<td>5</td>
<td>VREFOUT</td>
<td>Reference capacitor connection.</td>
</tr>
<tr>
<td>6</td>
<td>GND</td>
<td>Analog ground.</td>
</tr>
<tr>
<td>7</td>
<td>VREF</td>
<td>Voltage reference input, typically –5V.</td>
</tr>
<tr>
<td>8</td>
<td>Pulse Freq Out</td>
<td>Frequency output. This open drain output will pulse LOW each time the Freq threshold detector limit is reached. The pulse rate is proportional to input voltage.</td>
</tr>
<tr>
<td>9</td>
<td>Output Common</td>
<td>Source connection for the open drain output FETs. See text.</td>
</tr>
<tr>
<td>10</td>
<td>Freq/2 Out</td>
<td>This open drain output is a square wave at one half the frequency of the pulse output (pin 8). Output transitions of this pin occur on the rising edge of pin 8.</td>
</tr>
<tr>
<td>11</td>
<td>Threshold Detect</td>
<td>Input to the threshold detector. This pin is the frequency input during F/V operation.</td>
</tr>
<tr>
<td>12</td>
<td>Amplifier Out</td>
<td>Output of the integrator amplifier.</td>
</tr>
<tr>
<td>13</td>
<td>NC</td>
<td>No internal connection</td>
</tr>
<tr>
<td>14</td>
<td>VDD</td>
<td>Positive power supply connection, typically +5V.</td>
</tr>
</tbody>
</table>
VOLTAGE-TO-FREQUENCY (V/F) CIRCUIT DESCRIPTION

The TC9400 V/F converter operates on the principal of charge balancing. The operation of the TC9400 is easily understood by referring to Figure 1. The input voltage (V_IN) is converted to a current (I_IN) by the input resistor. This current is then converted to a charge on the integrating capacitor and shows up as a linearly decreasing voltage at the output of the op amp. The lower limit of the output swing is set by the threshold detector, which causes the reference voltage to be applied to the reference capacitor for a time period long enough to charge the capacitor to the reference voltage. This action reduces the charge on the integrating capacitor by a fixed amount (q = C_REF × V_REF), causing the op amp output to step up a finite amount.

At the end of the charging period, C_REF is shorted out. This dissipates the charge stored on the reference capacitor, so that when the output again crosses zero the system is ready to recycle. In this manner, the continued discharging of the integrating capacitor by the input is balanced out by fixed charges from the reference voltage. As the input voltage is increased, the number of reference pulses required to maintain balance increases, which causes the output frequency to also increase. Since each charge increment is fixed, the increase in frequency with voltage is linear. In addition, the accuracy of the output pulse width does not directly affect the linearity of the V/F. The pulse must simply be long enough for full charge transfer to take place.
The TC9400 contains a "self-start" circuit to ensure the V/F converter always operates properly when power is first applied. In the event that, during power-on, the Op Amp output is below the threshold and $C_{REF}$ is already charged, a positive voltage step will not occur. The op-amp output will continue to decrease until it crosses the $-3.0V$ threshold of the "self-start" comparator. When this happens, an internal resistor is connected to the op-amp input, which forces the output to go positive until the TC9400 is in its normal operating mode.

The TC9400 utilizes low power CMOS processing for low input bias and offset currents with very low power dissipation. The open-drain N-channel output FETs provide high voltage and high current sink capability.

**VOLTAGE-TO-TIME MEASUREMENTS**

The TC9400 output can be measured in the time domain as well as the frequency domain. Some microcomputers, for example, have extensive timing capability but limited counter capability. Also, the response time of a time domain measurement is only the period between two output pulses, while the frequency measurement must accumulate pulses during the entire counter timebase period.

Time measurements can be made from either the TC9400's Pulse Freq Out output or from the Freq/2 output. The Freq/2 output changes state on the rising edge of Pulse Freq Out, so Freq/2 is a symmetrical square wave at one half the pulse output frequency. Timing measurements can therefore be made between successive Pulse Freq Out pulses, or while Freq/2 is high (or low).

**PIN FUNCTIONS**

**Threshold Detector Input**

In the V/F mode, this input is connected to the amplifier output (pin 12) and triggers a 3 $\mu$s pulse when the input voltage passes through its threshold. In the F/V mode, the input frequency is applied to this input.

The nominal threshold of the detector is halfway between the power supplies, or $(V_{DD} + V_{SS})/2 \pm 400mV$. The TC9400’s charge balancing V/F technique is not dependent on a precision comparator threshold, because the threshold only sets the lower limit of the op-amp output. The op-amp’s peak-to-peak output swing, which determines the frequency, is only influenced by external capacitors and by $V_{REF}$.

**Pulse Freq Out**

This output is an open-drain N-channel FET which provides a pulse waveform whose frequency is proportional to the input voltage. This output requires a pull-up resistor and interfaces directly with MOS, CMOS, and TTL logic.

**Freq/2 Out**

This output is an open-drain N-channel FET which provides a square wave one-half the frequency of the pulse frequency output. The Freq/2 output will change state on the rising edge of Pulse Freq Out. This output requires a pull-up resistor and interfaces directly with MOS, CMOS, and TTL logic.
Output Common

The sources of both the Freq/2 out and the Pulse Freq Out are connected to this pin. An output level swing from the drain voltage to ground or to the VSS supply may be obtained by connecting this pin to the appropriate point.

RBIAS

An external resistor, connected to VSS, sets the bias point for the TC9400. Specifications for the TC9400 are based on RBIAS = 100kΩ ±10%, unless otherwise noted.

Increasing the maximum frequency of the TC9400 beyond 100kHz is limited by the pulse width of the Pulse Output (typically 3µsec). Reducing RBIAS will decrease the pulse width and increase the maximum operating frequency, but linearity errors will also increase. RBIAS can be reduced to 20kΩ, which will typically produce a maximum full scale frequency of 500kHz.

Amplifier Out

The output stage of the operational amplifier. During V/F operation, a negative-going ramp signal is available at this pin. In the F/V mode, a voltage proportional to the frequency input is generated.

Zero Adjust

This pin is the noninverting input of the operational amplifier. The low-frequency set point is determined by adjusting the voltage at this pin.

IN

The inverting input of the operational amplifier and the summing junction when connected in the V/F mode. An input current of 10µA is specified, but an overrange current up to 50µA can be used without detrimental effect to the circuit operation. IN connects the summing junction of an operational amplifier. Voltage sources cannot be attached directly, but must be buffered by external resistors.

VREF

A reference voltage from either a precision source or the VSS supply is applied to this pin. Accuracy of the TC9400 is dependent on the voltage regulation and temperature characteristics of the reference circuitry.

Since the TC9400 is a charge balancing V/F converter, the reference current will be equal to the input current. For this reason, the DC impedance of the reference voltage source must be kept low enough to prevent linearity errors. For linearity of 0.01%, a reference impedance of 200Ω or less is recommended. A 0.1µF bypass capacitor should be connected from VREF to ground.

VREF Out

The charging current for CREF is supplied through this pin. When the op amp output reaches the threshold level, this pin is internally connected to the reference voltage and a charge, equal to VREF x CREF, is removed from the integrator capacitor. After about 3µsec, this pin is internally connected to the summing junction of the op amp to discharge CREF. Break-before-make switching ensures that the reference voltage is not directly applied to the summing junction.

V/F CONVERTER DESIGN INFORMATION

Input/Output Relationships

The output frequency (fOUT) is related to the analog input voltage (VIN) by the transfer equation:

\[ \text{Frequency out} = \frac{V_{IN}}{R_{IN}} \times \frac{1}{(V_{REF})(C_{REF})} \]

External Component Selection

RIN

The value of this component is chosen to give a full-scale input current of approximately 10µA:

\[ R_{IN} \equiv \frac{V_{IN \text{ Full Scale}}}{10\mu A} \]

Example: \[ R_{IN} \equiv \frac{10V}{10\mu A} = 1M\Omega. \]

Note that the value is an approximation and the exact relationship is defined by the transfer equation. In practice, the value of RIN typically would be trimmed to obtain full-scale frequency at VIN full scale (see "Adjustment Procedure"). Metal film resistors with 1% tolerance or better are recommended for high-accuracy applications because of their thermal stability and low-noise generation.

CINT

The exact value is not critical but is related to CREF by the relationship:

\[ 3C_{REF} \leq C_{INT} \leq 10C_{REF}. \]

Improved stability and linearity are obtained when CINT ≤ 4CREF. Low-leakage types are recommended, although mica and ceramic devices can be used in applications where their temperature limits are not exceeded. Locate as close as possible to pins 12 and 13.
**CREF**

The exact value is not critical and may be used to trim the full-scale frequency (see “Input/Output Relationships”). Glass film or air trimmer capacitors are recommended because of their stability and low leakage. Locate as close as possible to pins 5 and 3.

**VDD, VSS**

Power supplies of ±5V are recommended. For high-accuracy requirements, 0.05% line and load regulation and 0.1µF disc decoupling capacitors located near the pins are recommended.

**Adjustment Procedure**

Figure 1 shows a circuit for trimming the zero location. Full scale may be trimmed by adjusting RIN, VREF, or CREF. Recommended procedure for a 10kHz full-scale frequency is as follows:

1. Set VIN to 10 mV and trim the zero adjust circuit to obtain a 10Hz output frequency.
2. Set VIN to 10V and trim either RIN, VREF, or CREF to obtain a 10kHz output frequency.

If adjustments are performed in this order, there should be no interaction and they should not have to be repeated.

---

**Improved Single Supply V/F Converter Operation**

A TC9400 which operates from a single 12 to 15V variable power source is shown in Figure 5. This circuit uses two Zener diodes to set stable biasing levels for the TC9400. The Zener diodes also provide the reference voltage, so the output impedance and temperature coefficient of the Zeners will directly affect power supply rejection and temperature performance.

Full scale adjustment is accomplished by trimming the input current. Trimming the reference voltage is not recommended for high accuracy applications unless an op amp is used as a buffer, because the TC9400 requires a low impedance reference (see the VREF pin description section for more information).

The circuit of Figure 5 will directly interface with CMOS logic operating at 12V to 15V. TTL or 5V CMOS logic can be accommodated by connecting the output pullup resistors to the +5V supply. An optoisolator can also be used if an isolated output is required.
VOLTAGE-TO-FREQUENCY/
FREQUENCY-TO-VOLTAGE CONVERTERS

TC9400
TC9401
TC9402

Figure 4. Fixed Voltage — Single Supply Operation

Figure 5. Voltage to Frequency
FREQUENCY-TO-VOLTAGE (F/V) CIRCUIT DESCRIPTION

When used as an F/V converter, the TC9400 generates an output voltage linearly proportional to the input frequency waveform.

Each zero crossing at the threshold detector's input causes a precise amount of charge \( q = C_{\text{REF}} \times V_{\text{REF}} \) to be dispensed into the op amp's summing junction. This charge in turn flows through the feedback resistor, generating voltage pulses at the output of the op amp. A capacitor \( C_{\text{INT}} \) across \( R_{\text{INT}} \) averages these pulses into a DC voltage which is linearly proportional to the input frequency.

F/V CONVERTER DESIGN INFORMATION

Input/Output Relationships

The output voltage is related to the input frequency \( (f_{\text{IN}}) \) by the transfer equation:

\[ V_{\text{OUT}} = [V_{\text{REF}} C_{\text{REF}} R_{\text{INT}}] f_{\text{IN}}. \]

The response time to a change in \( f_{\text{IN}} \) is equal to \( (R_{\text{INT}} C_{\text{INT}}) \). The amount of ripple on \( V_{\text{OUT}} \) is inversely proportional to \( C_{\text{INT}} \) and the input frequency.

\( C_{\text{INT}} \) can be increased to lower the ripple. Values of 1 \( \mu \text{F} \) to 100 \( \mu \text{F} \) are perfectly acceptable for low frequencies.

When the TC9400 is used in the single-supply mode, \( V_{\text{REF}} \) is defined as the voltage difference between pin 7 and pin 2.

Input Voltage Levels

The input frequency is applied to the Threshold Detector input (Pin 11). As discussed in the V/F circuit section of this data sheet, the threshold of pin 11 is approximately \( (V_{\text{DD}} + V_{\text{SS}})/2 \pm 400\text{mV} \). Pin 11's input voltage range extends from \( V_{\text{DD}} \) to about 2.5 V below the threshold. If the voltage on pin 11 goes more than 2.5 volts below the threshold, the V/F mode startup comparator will turn on and corrupt the output voltage. The Threshold Detector input has about 200 mV of hysteresis.

In \( \pm 5 \text{V} \) applications, the input voltage levels for the TC9400 are \( \pm 400\text{mV} \), minimum. If the frequency source being measured is unipolar, such as TTL or CMOS operating from a +5V source, then an AC coupled level shifter should be used. One such circuit is shown in Figure 6a.

The level shifter circuit in Figure 6b can be used in single supply F/V applications. The resistor divider ensures that the input threshold will track the supply voltages. The diode clamp prevents the input from going far enough in the negative direction to turn on the startup comparator. The diode's forward voltage decreases by 2.1 mV/°C, so for high ambient temperature operation two diodes in series are recommended.

![Figure 6. Frequency Input Level Shifter](image-url)
**Input Buffer**

$f_{OUT}$ and $f_{OUT}/2$ are not used in the F/V mode. However, these outputs may be useful for some applications, such as a buffer to feed additional circuitry. Then, $f_{OUT}$ will follow the input frequency waveform, except that $f_{OUT}$ will go high 3µsec after $f_{IN}$ goes high; $f_{OUT}/2$ will be squarewave with a frequency of one-half $f_{OUT}$.

If these outputs are not used, pins 8, 9 and 10 should be connected to ground.
Output Filtering

The output of the TC9400 has a sawtooth ripple superimposed on a DC level. The ripple will be rejected if the TC9400 output is converted to a digital value by an integrating analog to digital converter, such as the TC7107 or TC7109. The ripple can also be reduced by increasing the value of the integrating capacitor, although this will reduce the response time of the F/V converter.

The sawtooth ripple on the output of an F/V can be eliminated without affecting the F/V's response time by using the circuit in Figure 10. The circuit is a capacitance multiplier, where the output coupling capacitor is multiplied by the AC gain of the op amp. A moderately fast op amp, such as the TL071, should be used.

Figure 9. F/V Single Supply F/V Converter

Figure 10. Ripple Filter
F/V POWER-ON RESET

In F/V mode, the TC9400 output voltage will occasionally be at its maximum value when power is first applied. This condition remains until the first pulse is applied to fIN. In most frequency-measurement applications this is not a problem, because proper operation begins as soon as the frequency input is applied.

In some cases, however, the TC9400 output must be zero at power-on without a frequency input. In such cases, a capacitor connected from pin 11 to VDD will usually be sufficient to pulse the TC9400 and provide a power-on reset (see Figure 11A). Where predictable power-on operation is critical, a more complicated circuit, such as Figure 11B, may be required.

Figure 11. Power-On Operation/Reset