# 8-Mbit (512K x 16) MoBL<sup>®</sup> Static RAM ### **Features** •Temperature Ranges Industrial: -40°C to 85°CAutomotive: -40°C to 125°C Very high speed: 45 ns, 55 ns, and 70 ns Wide voltage range: 2.20V – 3.60V Pin-compatible with CY62157CV25, CY62157CV30, and CY62157CV33 Ultra-low active power Typical active current: 1.5 mA @ f = 1 MHz Typical active current: 12 mA @ f = f<sub>max</sub> · Ultra-low standby power Easy memory expansion with CE<sub>1</sub>, CE<sub>2</sub>, and OE features · Automatic power-down when deselected CMOS for optimum speed/power Packages offered: 48-ball BGA, 48-pin TSOPI, and 44-pin TSOPII ### Functional Description[1] The CY62157DV30 is a high-performance CMOS static RAM organized as 512K words by 16 bits. This device features advanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Life<sup>™</sup> (MoBL®) in portable applications such as cellular telephones. The device also has an automatic power-down feature that significantly reduces power consumption. The device can also be put into standby mode when deselected ( $\overline{\text{CE}}_1$ HIGH or $\overline{\text{CE}}_2$ LOW or both BHE and BLE are HIGH). The input/output pins (I/O0 through I/O15) are placed in a high-impedance state when: deselected ( $\overline{\text{CE}}_1$ HIGH or $\overline{\text{CE}}_2$ LOW), outputs are disabled ( $\overline{\text{OE}}$ HIGH), both Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH), or during a write operation ( $\overline{\text{CE}}_1$ LOW, $\overline{\text{CE}}_2$ HIGH and $\overline{\text{WE}}$ LOW). Writing to the device is accomplished by taking Chip Enables ( $\overline{\text{CE}}_1$ LOW and $\text{CE}_2$ <u>HIG</u>H) and Write Enable ( $\overline{\text{WE}}$ ) input LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>), is written into the location specified <u>on</u> the address pins (A<sub>0</sub> through A<sub>18</sub>). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>18</sub>). Reading from the device is accomplished by taking Chip Enables (CE $_1$ LOW and CE $_2$ HIGH) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on I/O $_0$ to I/O $_7$ . If Byte High Enable (BHE) is LOW, then data from memory will appear on I/O $_8$ to I/O $_{15}$ . See the truth table for a complete description of read and write modes. Note 1. For best practice recommendations, please refer to the Cypress application note entitled System Design Guidelines, which is available at http://www.cypress.com. ### **Product Portfolio** | | | | | | | Power Dissipation | | | | | | | |---------------|------------|----------------|----------------------------|------|------------|-----------------------------|-------------------------|----------------------------|----------------------|----------------------------|---------------|--| | | | | | | Op | perating | J I <sub>CC</sub> , (mA | ۱) | Standb | V lene | | | | | | ν <sub>c</sub> | V <sub>CC</sub> Range (V) | | f = 1MHz | | f = 1MHz | | f = f <sub>max</sub> | | (μ <b>A</b> ) | | | Product | Range | Min. | <b>Typ.</b> <sup>[2]</sup> | Max. | (ns) | <b>Typ</b> . <sup>[2]</sup> | Max. | <b>Typ.</b> <sup>[2]</sup> | Max. | <b>Typ.</b> <sup>[2]</sup> | Max. | | | CY62157DV30L | Industrial | 2.2 | 3.0 | 3.6 | 45, 55, 70 | 1.5 | 3 | 12 | 20 | 2 | 20 | | | CY62157DV30LL | Industrial | 2.2 | 3.0 | 3.6 | 45, 55, 70 | 1.5 | 3 | 12 | 15 | 2 | 8 | | | CY62157DV30L | Automotive | 2.2 | 3.0 | 3.6 | 55 | 1.5 | 3 | 12 | 20 | 2 | 50 | | ### Pin Configuration<sup>[4, 5, 6]</sup> 48TSOPI **Top View** 44 TSOP II ### Notes: - 2. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25°C. - 3. NC pins are not internally connected on the die. - 4. DNU pins have to be left floating. - The BYTE pin in the 48-TSOPI package has to be tied HIGH to use the device as a 512K x 16 SRAM. The 48-TSOPI package can also be used as a 1M x 8 SRAM by tying the BYTE signal LOW. For 1M x 8 Functionality, please refer to the CY62158DV30 datasheet. In the 1M x 8 configuration, Pin 45 is A19. The 44-TSOPII package device has only one chip enable pin (CE). ### **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to + 150°C Ambient Temperature with Power Applied......–55°C to + 125°C Supply Voltage to Ground Potential ......-0.3V to + V<sub>CC(max)</sub> + 0.3V DC Voltage Applied to Outputs in High-Z State $^{[7,\ 8]}$ .......-0.3V to $V_{\text{CC(max)}}$ + 0.3V DC Input Voltage<sup>[7, 8]</sup> ......–0.3V to $V_{CC(max)}$ + 0.3V | Output Current into Outputs (LOW) | 20 mA | |--------------------------------------------------------|---------| | Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V | | Latch-up Current | >200 mA | ### **Operating Range** | Device | Range | Ambient<br>Temperature<br>(T <sub>A</sub> ) | <b>V</b> cc <sup>[9]</sup> | |---------------|------------|---------------------------------------------|----------------------------| | CY62157DV30L | Industrial | -40°C to +85°C | 2.20V to | | CY62157DV30LL | | | 3.60V | | CY62157DV30L | Automotive | -40°C to +125°C | | ### **Electrical Characteristics** Over the Operating Range | | | | | | | CY62157 | DV30 | | |---------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------|------|----------------------------|---------|-----------------|----| | Parameter | Description | Test Condi | tions | Min. | <b>Typ.</b> <sup>[2]</sup> | Max. | Unit | | | V <sub>OH</sub> | Output HIGH Voltage | $I_{OH} = -0.1 \text{ mA}$ | $V_{CC} = 2.20V$ | | 2.0 | | | V | | | | $I_{OH} = -1.0 \text{ mA}$ | $V_{CC} = 2.70V$ | | 2.4 | | | V | | V <sub>OL</sub> | Output LOW Voltage | $I_{OL} = 0.1 \text{ mA}$ $V_{CC} = 2.20 \text{V}$ | | | | | 0.4 | V | | | | I <sub>OL</sub> = 2.1mA | $V_{CC} = 2.70V$ | | | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | $V_{CC} = 2.2V \text{ to } 2.7V$ | | | 1.8 | | $V_{CC} + 0.3V$ | V | | | | V <sub>CC</sub> = 2.7V to 3.6V | 2.2 | | $V_{CC} + 0.3V$ | V | | | | V <sub>IL</sub> Input LOW Voltage | | V <sub>CC</sub> = 2.2V to 2.7V | | | -0.3 | | 0.6 | V | | | | V <sub>CC</sub> = 2.7V to 3.6V | -0.3 | | 0.8 | V | | | | I <sub>IX</sub> Input Leakage Current | | $GND \le V_1 \le V_{CC}$ | Industrial | | -1 | | +1 | μА | | | | | Automotive | | -4 | | +4 | μА | | l <sub>OZ</sub> | Output Leakage Current | $GND \le V_O \le V_{CC}$ , Output | Industrial | | -1 | | +1 | μΑ | | | | Disabled | Automotive | | -4 | | +4 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> Operating Supply | $f = f_{MAX} = 1/t_{RC}$ | $V_{CC} = V_{CCmax}$ | L | | 12 | 20 | mA | | | Current | | I <sub>OUT</sub> = 0 mA<br>CMOS levels | LL | | | 15 | mA | | | | f = 1 MHz | | L | | 1.5 | 3 | mA | | | | | | LL | | | 3 | mA | | I <sub>SB1</sub> | Automatic CE | $CE_1 \ge V_{CC} - 0.2V$ , $CE_2 \le 0.2V$<br>$V_{IN} \ge V_{CC} - 0.2V$ , $V_{IN} \le 0.2V$ ) | Industrial | L | | 2 | 20 | μΑ | | | Power-Down<br>Current — CMOS | V <sub>IN</sub> ≥V <sub>CC</sub> −0.2V, V <sub>IN</sub> ≤0.2V)<br> f = f <sub>MAX</sub> (Address and Data | | LL | | 2 | 8 | i | | | Inputs | Only),<br>$f = 0$ (OE, WE, BHE and BLE), $V_{CC}$ =3.60V | Automotive | L | | | 50 | | | I <sub>SB2</sub> | Automatic CE | $\overline{CE}_1 \ge V_{CC} - 0.2V \text{ or } CE_2 \le$ | Industrial L<br>LL | | | 2 | 20 | μΑ | | | Power-Down<br>Current — CMOS | 0.2V, | | | | 2 | 8 | | | | Inputs | $V_{IN} \ge V_{CC} - 0.2V \text{ or } V_{IN} \le 0.2V,$<br>f = 0, $V_{CC} = 3.60V$ | Automotive | L | | | 50 | | ### Notes: - 7. V<sub>|L(min.)</sub> = -2.0V for pulse durations less than 20 ns. 8. V<sub>|H(max)</sub> = V<sub>CC</sub>+0.75V for pulse duration less than 20 ns. 9. Full device AC operation assumes a 100 μs ramp time from 0 to V<sub>CC</sub>(min) and 200 μs wait time after V<sub>CC</sub> stabilization. # Capacitance<sup>[10, 11]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------|------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C$ , $f = 1$ MHz, | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$ | 10 | pF | ### Thermal Resistance<sup>[10]</sup> | Parameter | Description | Test Conditions | BGA | TSOP II | TSOP I | Unit | |---------------|------------------------------------------|-------------------------------------------------------------------------|------|---------|--------|------| | $\Theta_{JA}$ | Thermal Resistance (Junction to Ambient) | Still Air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 72 | 75.13 | 74.88 | °C/W | | ΘJC | Thermal Resistance (Junction to Case) | | 8.86 | 8.95 | 8.6 | °C/W | Shaded areas contain preliminary information. ### AC Test Loads and Waveforms<sup>[12]</sup> | Parameters | 2.50V | 3.0V | Unit | |-----------------|-------|------|------| | R1 | 16667 | 1103 | Ω | | R2 | 15385 | 1554 | Ω | | R <sub>TH</sub> | 8000 | 645 | Ω | | V <sub>TH</sub> | 1.20 | 1.75 | V | ### Data Retention Characteristics (Over the Operating Range) | Parameter | Description | Conditions | Min. | <b>Typ.</b> <sup>[2]</sup> | Max. | Unit | | |----------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------|-----------------|----------------------------|------|------|----| | $V_{DR}$ | V <sub>CC</sub> for Data Retention | | 1.5 | | | V | | | I <sub>CCDR</sub> | Data Retention Current | $\frac{V_{CC}}{CE_1} \ge 1.5V$<br>$\frac{V_{CC}}{CE_1} \ge V_{CC} - 0.2V$ , $CE_2 \le 0.2V$ , | Industrial (L) | | | 10 | μΑ | | | CE <sub>1</sub> | $CE_1 \ge V_{CC} - 0.2V, CE_2 \le 0.2V,$ | Industrial (LL) | | | 4 | | | | | $V_{IN} \ge V_{CC} - 0.2V$ or $V_{IN} \le 0.2V$ | Automotive (L) | | | 25 | | | t <sub>CDR</sub> <sup>[10]</sup> | Chip Deselect to Data<br>Retention Time | | • | 0 | | | ns | | t <sub>R</sub> <sup>[13]</sup> | Operation Recovery Time | | | t <sub>RC</sub> | | | ns | - Notes: 10. Tested initially and after any design or process changes that may affect these parameters. 11. The input capacitance on the CE₂ pin of the FBGA and 48TSOPI packages and on the BHE pin of the 44TSOPII package is 15 pF. 12. Test condition for the 45 ns part is a load capacitance of 30 pF. 13. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min.)</sub> ≥ 100 us or stable at V<sub>CC(min.)</sub> ≥ 100 μs. ### Data Retention Waveform<sup>[14]</sup> ### Switching Characteristics Over the Operating Range [15] | | | 45 ו | ns <sup>[12]</sup> | 55 ns | | 70 ns | | | |-----------------------------|----------------------------------------------------------------------------|------|--------------------|-------|------|-------|------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | Read Cycle | | | • | • | • | • | • | | | t <sub>RC</sub> | Read Cycle Time | 45 | | 55 | | 70 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 45 | | 55 | | 70 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 10 | | 10 | | 10 | | ns | | t <sub>ACE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Data Valid | | 45 | | 55 | | 70 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 25 | | 25 | | 35 | ns | | t <sub>LZOE</sub> | OE LOW to LOW Z <sup>[16]</sup> | 5 | | 5 | | 5 | | ns | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[16, 17]</sup> | | 15 | | 20 | | 25 | ns | | t <sub>LZCE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Low Z <sup>[16]</sup> | 10 | | 10 | | 10 | | ns | | t <sub>HZCE</sub> | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to High Z <sup>[16, 17]</sup> | | 20 | | 20 | | 25 | ns | | t <sub>PU</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Power-Up | 0 | | 0 | | 0 | | ns | | t <sub>PD</sub> | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to Power-Down | | 45 | | 55 | | 70 | ns | | t <sub>DBE</sub> | BLE / BHE LOW to Data Valid | | 45 | | 55 | | 70 | ns | | t <sub>LZBE</sub> | BLE / BHE LOW to Low Z <sup>[16]</sup> | 10 | | 10 | | 10 | | ns | | t <sub>HZBE</sub> | BLE / BHE HIGH to HIGH Z <sup>[16, 17]</sup> | | 15 | | 20 | | 25 | ns | | Write Cycle <sup>[18]</sup> | | | | | | | | | | t <sub>WC</sub> | Write Cycle Time | 45 | | 55 | | 70 | | ns | | t <sub>SCE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Write End | 40 | | 40 | | 60 | | ns | | t <sub>AW</sub> | Address Set-up to Write End | 40 | | 40 | | 60 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Set-up to Write Start | 0 | | 0 | | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 35 | | 40 | | 45 | | ns | | t <sub>BW</sub> | BLE / BHE LOW to Write End | 40 | | 40 | | 60 | | ns | | t <sub>SD</sub> | Data Set-up to Write End | 25 | | 25 | | 30 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | | 0 | | ns | | t <sub>HZWE</sub> | WE LOW to High-Z <sup>[16, 17]</sup> | | 15 | | 20 | | 25 | ns | | t <sub>LZWE</sub> | WE HIGH to Low-Z <sup>[16]</sup> | 10 | | 10 | | 10 | | ns | - Notes: 14. BHE.BLE is the AND of both BHE and BLE. Chip can be deselected by either disabling the chip enable signals or by disabling both BHE and BLE. 15. Test conditions for all parameters other than three-state parameters assume signal transition time of 3 ns or less, timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ,)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in the "AC Test Loads and Waveforms" section. 16. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> for any given device - given device. - 17. t<sub>HZCE</sub>, t<sub>HZEE</sub>, and t<sub>HZWE</sub> transitions are measured when the outpu<u>ts enter a high-impedence state.</u> 18. The internal Write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates the write. ### **Switching Waveforms** # Read Cycle 1 (Address Transition Controlled)<sup>[19, 20]</sup> # Read Cycle 2 (OE Controlled)[20, 21] - 19. The device is continuously selected. OE, $\overline{CE}_1 = V_{IL}$ , $\overline{BHE}$ and/or $\overline{BLE} = V_{IL}$ , and $CE_2 = V_{IH}$ . - 20. WE is HIGH for read cycle. 21. Address valid prior to or coincident with $\overline{\text{CE}}_1$ , $\overline{\text{BHE}}$ , $\overline{\text{BLE}}$ transition LOW and $\overline{\text{CE}}_2$ transition HIGH. ### Switching Waveforms (continued) Write Cycle 1 ( $\overline{\text{WE}}$ Controlled)[18, 22, 23, 24] Write Cycle 2 ( $\overline{\text{CE}}_1$ or $\text{CE}_2$ Controlled) $^{[18,\ 22,\ 23,\ 24]}$ 22. Data I/O is high impedance if $\overline{\text{OE}} = \text{V}_{\text{IH}}$ . 23. If $\overline{\text{CE}}_1$ goes HIGH and $\text{CE}_2$ goes LOW simultaneously with $\overline{\text{WE}} = \text{V}_{\text{IH}}$ , the output remains in a high-impedance state. 24. During this period, the I/Os are in output state and input signals should not be applied. # Switching Waveforms (continued) Write Cycle 3 (WE Controlled, OE LOW)[23, 24] Write Cycle 4 ( $\overline{\rm BHE/BLE}$ Controlled, $\overline{\rm OE}$ LOW) [23, 24] # **Truth Table** | CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | BHE | BLE | Inputs/Outputs | Mode | Power | |-----------------|-----------------|----|----|-----|-----|--------------------------------------------------------------------------------------------------|-----------------------------------|----------------------------| | Н | Х | Х | Х | Х | Х | High Z | Deselect/Power-Down | Standby (I <sub>SB</sub> ) | | Х | L | Х | Х | Х | Х | High Z | Deselect/Power-Down | Standby (I <sub>SB</sub> ) | | Х | Х | Х | Х | Н | Н | High Z | Deselect/Power-Down | Standby (I <sub>SB</sub> ) | | L | Н | Н | L | L | L | Data Out (I/O <sub>0</sub> -I/O <sub>15</sub> ) | Read (Upper byte and Lower Byte) | Active (I <sub>CC</sub> ) | | L | Н | Н | L | Н | L | Data Out (I/O <sub>0</sub> -I/O <sub>7</sub> );<br>High Z (I/O <sub>8</sub> -I/O <sub>15</sub> ) | Read (Lower Byte only) | Active (I <sub>CC</sub> ) | | L | Н | Н | L | L | Н | High Z (I/O <sub>0</sub> -I/O <sub>7</sub> );<br>Data Out (I/O <sub>8</sub> -I/O <sub>15</sub> ) | Read (Upper Byte only) | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | Н | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | Н | L | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | L | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | L | Х | L | L | Data In (I/O <sub>0</sub> -I/O <sub>15</sub> ) | Write (Upper byte and Lower Byte) | Active (I <sub>CC</sub> ) | | L | Н | L | Х | Н | L | Data In (I/O <sub>0</sub> -I/O <sub>7</sub> );<br>High Z (I/O <sub>8</sub> -I/O <sub>15</sub> ) | Write (Lower Byte only) | Active (I <sub>CC</sub> ) | | L | Н | L | Х | L | Н | High Z (I/O <sub>0</sub> -I/O <sub>7</sub> );<br>Data In (I/O <sub>8</sub> -I/O <sub>15</sub> ) | Write (Upper Byte only) | Active (I <sub>CC</sub> ) | # **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |------------|----------------------|-----------------|-------------------------------------------------------|--------------------| | 45 | CY62157DV30L-45BVI | BV48A | 48-ball Fine Pitch BGA (6 mm x 8 mm x 1 mm) | Industrial | | | CY62157DV30LL-45BVI | | | | | 45 | CY62157DV30L-45ZXI | Z-48 | 48-pin TSOP I (Pb-free) | Industrial | | | CY62157DV30LL-45ZXI | | | | | 45 | CY62157DV30L-45ZSXI | ZS-44 | 44-pin TSOP II (Pb-free) | Industrial | | | CY62157DV30LL-45ZSXI | | | | | 55 | CY62157DV30L-55BVI | BV48A | 48-ball Fine Pitch BGA (6 mm × 8 mm × 1 mm) | Industrial | | | CY62157DV30LL-55BVI | | | | | 55 | CY62157DV30L-55BVXI | BV48A | 48-ball Fine Pitch BGA (6 mm × 8 mm × 1 mm) (Pb-free) | Industrial | | | CY62157DV30LL-55BVXI | | | | | 55 | CY62157DV30L-55BVE | BV48A | 48-ball Fine Pitch BGA (6 mm × 8 mm × 1 mm) | Automotive | | | CY62157DV30L-55BVXE | BV48A | 48-ball Fine Pitch BGA (6 mm × 8 mm × 1 mm) (Pb-free) | | | 55 | CY62157DV30L-55ZXI | Z-48 | 48-pin TSOP I (Pb-free) | Industrial | | | CY62157DV30LL-55ZXI | | | | | 55 | CY62157DV30L-55ZXE | Z-48 | 48-pin TSOP I (Pb-free) | Automotive | | 55 | CY62157DV30L-55ZSXI | ZS-44 | 44-pin TSOP II (Pb-free) | Industrial | | | CY62157DV30LL-55ZSXI | | | | | 55 | CY62157DV30L-55ZSXE | ZS-44 | 44-pin TSOP II (Pb-free) | Automotive | | 55 | CY62157DV30L-55ZSI | ZS-44 | 44-pin TSOP II | Industrial | | | CY62157DV30LL-55ZSI | | | | | 70 | CY62157DV30L-70BVI | BV48A | 48-ball Fine Pitch BGA (6 mm × 8 mm × 1 mm) | Industrial | | | CY62157DV30LL-70BVI | | | | | 70 | CY62157DV30L-70BVXI | BV48A | 48-ball Fine Pitch BGA (6 mm × 8 mm × 1 mm) (Pb-free) | Industrial | | | CY62157DV30LL-70BVXI | | | | | 70 | CY62157DV30L-70ZXI | Z-48 | 48-pin TSOP I (Pb-free) | Industrial | | | CY62157DV30LL-70ZXI | | | | Shaded areas contain preliminary information. # **Ordering Information** (continued) | Speed (ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |------------|----------------------|-----------------|--------------------------|--------------------| | 70 | CY62157DV30L-70ZSXI | ZS-44 | 44-pin TSOP II (Pb-free) | Industrial | | | CY62157DV30LL-70ZSXI | | | | | 70 | CY62157DV30L-70ZSI | ZS-44 | 44-pin TSOP II | Industrial | | | CY62157DV30LL-70ZSI | | | | # **Package Diagrams** TOP VIEW 48-ball (6.0 mm × 8.0 mm × 1.0 mm) Fine Pitch BGA BV48A 51-85150-\*B ### Package Diagrams (continued) MoBL is a registered trademark, and More Battery Life is a trademark, of Cypress Semiconductor Corporation. All product and company names mentioned in this document are the trademarks of their respective holders. # **Document History Page** | Document Title:CY62157DV30 MoBL <sup>®</sup> 8-Mbit (512K x 16) MoBL <sup>®</sup> Static RAM Document Number: 38-05392 | | | | | |------------------------------------------------------------------------------------------------------------------------|---------|------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | | ** | 126316 | 05/22/03 | HRT | New Data Sheet | | *A | 131013 | 11/19/03 | CBD/LDZ | Change from Advance to Preliminary | | *B | 133115 | 01/24/04 | CBD | Minor Change: Change MPN and upload. | | *C | 211601 | See ECN | AJU | Change from Preliminary to Final Changed Marketing part number from CY62157DV to CY62157DV30 in the title and in the Ordering Information table Added footnotes 4, 5 and 11 Modified footnote 8 to include ramp time and wait time Removed MAX value for VDR on Data Retention Characteristics table Changed ordering code for Pb-free parts Modified voltage limits in Maximum Ratings section | | *D | 236628 | See ECN | SYT/AJU | Added 45-ns and 70-ns Speed Bins<br>Added Automotive product information | | *E | 257349 | See ECN | PCI | Added test condition for 45 ns part (footnote #13 on page 4) | | *F | 372074 | See ECN | SYT | Added Pb-Free Automotive Part in the Ordering Information Removed 'Preliminary' tag from Automotive Information |