# 27C020 2M (256K x 8) CHMOS EPROM - **JEDEC Approved EPROM Pinouts** - 32-Pin DIP, 32-Pin PLCC - Simple Upgrade from Lower Densities - Complete Upgrade Capability to Higher Densities - Versatile EPROM Features - CMOS and TTL Compatibility - Two Line Control - Fast Programming - Quick-Pulse Programming™ Algorithm - Programming Time as Fast as 30 Seconds - High-Performance - 150 ns, $\pm$ 10% $V_{CC}$ - 30 mA I<sub>CC</sub> Active - Surface Mount Packaging Available Smallest 1 Mbit Footprint in SMT Intel's 27C020 is a 5V-only, 2,097,152-bit Erasable Programmable Read Only Memory, organized as 262,144 words of 8 bits each. It is pin compatible with lower density DIP EPROMs (JEDEC) and provides for simple upgrades to 8 Mbits in the future in both DIP and PLCC. The 27C020 represents state-of-the-art 1 micron CMOS manufacturing technology while providing unequaled performance. Its 150 ns speed (t<sub>ACC</sub>) offers no-wait-state operation with high performance CPUs in applications ranging from numerical control to office automation to telecommunications. Intel offers two DIP profile options to meet your prototyping and production needs. The windowed ceramic DIP (CERDIP) package provides erasability and reprogrammability for prototyping and early production. Once the design is in full production, the plastic DIP (PDIP) one-time programmable part provides a lower cost alternative that is well adapted for auto insertion. In addition to the JEDEC 32-lead DIP package, Intel also offers a 32-lead PLCC version of the 27C020. This one-time-programmable surface mount device is ideal where board space consumption is a major concern or where surface mount manufacturing technology is being implemented across an entire production line. The 27C020 is equally at home in both a TTL or CMOS environment. It programs as fast as 30 seconds using Intel's industry leading Quick-Pulse Programming algorithm. Figure 1. Block Diagram 290226-1 #### **Pin Names** | A <sub>0</sub> -A <sub>19</sub> | ADDRESSES | |---------------------------------|---------------------| | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | 00-07 | OUTPUTS | | PGM | PROGRAM | | NC | NO INTERNAL CONNECT | | 8Mbit | 4Mbit | 1Mblt | 512K | 25 <b>6</b> K | |------------------|-----------------|-----------------|-----------------|-----------------| | A <sub>19</sub> | V <sub>PP</sub> | V <sub>PP</sub> | | | | A <sub>16</sub> | A <sub>16</sub> | A <sub>16</sub> | | | | A <sub>15</sub> | A <sub>15</sub> | A <sub>15</sub> | A <sub>15</sub> | Vpp | | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | | A <sub>4</sub> | A <sub>4</sub> | A <sub>4</sub> | Α4 . | A <sub>4</sub> | | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | Aз | | . A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | Α1 | | A <sub>0</sub> | A <sub>0</sub> | Αο. | A <sub>0</sub> | Ao | | Ο <sub>0</sub> | 00 | 00 | O <sub>0</sub> | 00 | | 01 | O <sub>1</sub> | 01 | 01 | 01 | | O <sub>2</sub> | 02 | 02 | 02 | 02 | | GND | GND | GND | GND | GND | | 270 | 020 | |---------------------|------------------------| | V <sub>PP</sub> 🗖 1 | 32 □ V <sub>CC</sub> | | A <sub>16</sub> 口 2 | 31 PGM | | A <sub>15</sub> □ 3 | 30 🗖 A <sub>17</sub> | | A <sub>12</sub> 口 4 | 29 A14 | | A7 <b>₫</b> 5 | 28 A A 13 | | ᄻᆸᅊ | 27 🗖 🔥 | | <b>^5</b> □ 7 | 26 🗖 🗛 | | ᄺ | . 25 🖾 A <sub>11</sub> | | A3 🗖 9 | 24 🗖 ÖĒ | | A <sub>2</sub> 🗖 10 | 23 A 10 | | 4년 11 - | 22 □ 6₹ | | <b>♣다</b> 12 | 21 🗖 07 | | % 🗖 13 | 20 🗖 06 | | ᅃᆑᄺ | 19 🗖 05 | | O <sub>2</sub> 🗖 15 | 18 🗖 0₄ | | GND 🗖 16 | 17 🗖 03 | | | | | 256K | 512K | 1Mbit | 4Mbit | 8Mbit | |-----------------|--------------------|-------------------|-----------------|--------------------| | | | Vcc | Voc | Vcc | | 1 | | PGM | A <sub>18</sub> | A <sub>18</sub> | | Vcc | Vcc | N.C. | A <sub>17</sub> | A <sub>17</sub> | | A <sub>14</sub> | A <sub>14</sub> | A <sub>14</sub> | A <sub>14</sub> | A <sub>14</sub> | | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | | A <sub>8</sub> | A <sub>8</sub> | A <sub>8</sub> | A <sub>8</sub> | A <sub>8</sub> | | A <sub>9</sub> | Ag | Ag | A <sub>9</sub> | Ag | | A <sub>11</sub> | A <sub>11</sub> | <u>A11</u> | A <sub>11</sub> | _A <sub>11</sub> | | OE | OE/V <sub>PP</sub> | OE | ŌĒ | ŌE/V <sub>PP</sub> | | A <sub>10</sub> | A <sub>10</sub> | . A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | | CE | CE | CE | CE | CE | | 07 | 07 | 07 | 07 | 07 | | O <sub>6</sub> | Q <sub>6</sub> | O <sub>6</sub> | 06 | 06 | | O <sub>5</sub> | · O <sub>5</sub> | 05 | 05 | 05 | | 04 | 04 | 04 | 04 | 04 | | O <sub>3</sub> | O <sub>3</sub> | О3 | O <sub>3</sub> | О3 | 290226-2 Figure 2. DIP Pin Configuration Figure 3. PLCC Lead Configuration #### **ABSOLUTE MAXIMUM RATINGS\*** | Operating Temperature | |----------------------------------------------------------------------------------------------------------------------------------------| | Temperature Under Bias – 10°C to 80°C | | Storage Temperature65°C to 125°C | | Voltage on Any Pin<br>(except A <sub>9</sub> , V <sub>CC</sub> and V <sub>PP</sub> )<br>with Respect to GND0.6V to 6.5V <sup>(2)</sup> | | Voltage on A <sub>9</sub> with Respect to GND0.6V to 13.0V <sup>(2)</sup> | | V <sub>PP</sub> Program Voltage with Respect to GND 0.6V to 14V <sup>(2)</sup> | | V <sub>CC</sub> Supply Voltage with Respect to GND0.6V to 7.0V(2) | NOTICE: This data sheet contains preliminary information on new products in production. The specifications are subject to change without notice. Verify with your local Intel Sales office that you have the latest data sheet before finalizing a design. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. ### READ OPERATION DC CHARACTERISTICS VCC = 5.0V ± 10% | Symbol | Parameter | Notes | Min | Тур | Max | Unit | Test Condition | |-----------------|-----------------------------------|-------|-----------------------|------|-----------------------|------|------------------------------------------------------------| | ILI | Input Load Current | 7 | | 0.01 | 1.0 | μΑ | $V_{IN} = 0V \text{ to } 5.5V$ | | lLO | Output Leakage Current | | | | ±10 | μΑ | $V_{OUT} = 0V \text{ to } 5.5V$ | | I <sub>SB</sub> | V <sub>CC</sub> Standby Current | | | | 1.0 | mA | CE = VIH | | | | | ] | | 100 | μΑ | $\overline{CE} = V_{CC} \pm 0.2V$ | | lcc | V <sub>CC</sub> Operating Current | 3 | | | 30 | mA | CE = V <sub>IL</sub><br>f = 5 MHz, I <sub>OUT</sub> = 0 mA | | Ірр | V <sub>PP</sub> Operating Current | 3 | | | 10 | μΑ | $V_{PP} = V_{CC}$ | | los | Output Short Circuit Current | 4, 6 | | | 100 | mA | | | VIL | Input Low Voltage | | -0.5 | | 8.0 | ٧ | | | VIH | Input High Voltage | | 2.0 | | V <sub>CC</sub> + 0.5 | ٧ | | | VOL | Output Low Voltage | | | | 0.45 | V | I <sub>OL</sub> = 2.1 mA | | V <sub>ОН</sub> | Output High Voltage | | 2.4 | | | ٧ | I <sub>OH</sub> = -400 μA | | V <sub>PP</sub> | V <sub>PP</sub> Operating Voltage | 5 | V <sub>CC</sub> - 0.7 | | Vcc | ٧ | | #### NOTES: - 1. Operating temperature is for commercial product defined by this specification. - 2. Minimum DC input voltage is -0.5V on input/output pins. During transitions, this level may undershoot to -2.0V for periods <20 ns. Maximum DC voltage on input/output pins is $V_{CC} + 0.5V$ which, during transitions, may overshoot to $V_{CC} + 2.0V$ for periods <20 ns. - 3. Maximum active power usage is the sum Ipp + I<sub>CC</sub>. Maximum current is with outputs O<sub>0</sub> to O<sub>7</sub> unloaded. - 4. Output shorted for no more than one second. No more than one output shorted at a time. - 5. V<sub>PP</sub> may be connected directly to V<sub>CC</sub>, or may be one diode voltage drop below V<sub>CC</sub>, V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. - 6. Sampled, not 100% tested. - 7. Typical limits are at $V_{CC} = 5V$ , $T_A = 25$ °C. ## READ OPERATION AC CHARACTERISTICS(1) VCC = 5:0V ± 10% | Versions <sup>(4)</sup> | | V <sub>CC</sub> ± 10% | | 27C020-150V10 | | 27C020-200V10<br>P27C020-200V10<br>N27C020-200V10 | | |-------------------------|--------------------------------------------------------------------|-----------------------|-----|---------------|-----|---------------------------------------------------|----| | Symbol | Parameter | Notes | Min | Max | Min | Max | | | tACC | Address to Output Delay | | | 150 | | 200 | ns | | tCE | CE to Output Delay | 2 | | 150 | â. | 200 | ns | | t <sub>OE</sub> | OE to Output Delay | 2 | | 60 | | 70 | ns | | t <sub>DF</sub> | OE High to Output High Z | 3 | | 50 | | 60 | ns | | t <sub>OH</sub> | Output Hold from<br>Addresses, Œ or ŌĒ<br>Change-Whichever is Firs | 3 | 0 | | 0 | | ns | See AC Input/Output Reference Waveform for timing measurements. 2. OE may be delayed up to t<sub>CE</sub>-t<sub>OE</sub> after the falling edge of CE without impact on t<sub>OE</sub>. 3. Sampled, not 100% tested. 4. Model number prefixes: No Prefix = CERDIP, P = PDIP, N = PLCC. ## CAPACITANCE(1) TA = 25°C, f = 1MHz | Symbol | Parameter | Typ(2) | Max | Unit | Conditions | |------------------|-----------------------------|--------|-----|------|-----------------------| | CIN | Input Capacitance | 4 | . 8 | pF | V <sub>IN</sub> = 0V | | C <sub>OUT</sub> | Output Capacitance | 8 | 12 | рF | V <sub>OUT</sub> = 0V | | Сурр | V <sub>PP</sub> Capacitance | 18 | 25 | рF | V <sub>PP</sub> = 0V | #### NOTES: - 1. Sampled, not 100% tested. - 2. Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages. #### AC INPUT/OUTPUT REFERENCE WAVEFORM AC testing inputs are driven at V<sub>OH</sub> (2.4 V<sub>TTL</sub>) for a logic "1" and V<sub>OL</sub> (0.45 V<sub>TTL</sub>) for a logic "0". Input timing begins at V<sub>IH</sub> (2.0 V<sub>TTL</sub>) and V<sub>IL</sub> (0.8 V<sub>TTL</sub>). Output timing ends at V<sub>IH</sub> and V<sub>IL</sub>. Input rise and fall times (10% to 90%) $\leq$ 10 ns. #### **AC TESTING LOAD CIRCUIT** ## **AC WAVEFORMS** #### **DEVICE OPERATION** The Mode Selection table lists 27C020 operating modes. Read Mode requires a single 5V power supply. All inputs, except V<sub>CC</sub> and V<sub>PP</sub>, and A<sub>9</sub> during intelligent Identifier Mode, are TTL or CMOS. Table 1. Mode Selection | | Mode | Notes | CE | ŌĒ | PGM | Ag | A <sub>0</sub> | Vpp | Vcc | Outputs | |-------------|--------------|-------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | Read | <b>3</b> , | 1 | V <sub>IL</sub> | V <sub>IL</sub> | Х | Х | Х | Vcc | Vcc | Dout | | Output Disa | able | | VIL | V <sub>IH</sub> | X | Х | Х | Vcc | Vcc | High Z | | Standby | | | V <sub>IH</sub> | Х | Х | Х | Х | Vcc | Vcc | High Z | | Program | | 2 | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | X | Х | Vpp | VCP | D <sub>IN</sub> | | Program V | erify | | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Х | Х | Vpp | V <sub>CP</sub> | Dout | | Program In | hibit | | V <sub>iH</sub> | Х | X | Х | Х | V <sub>PP</sub> | V <sub>CP</sub> | High Z | | inteligent | Manufacturer | 2, 3 | ViL | V <sub>IL</sub> | Х | V <sub>ID</sub> | VIL | Vcc | Vcc | 89 H | | Identifier | Device | | V <sub>IL</sub> | VIL | Х | V <sub>ID</sub> | V <sub>IH</sub> | Vcc | Vcc | 34 H | #### NOTES: - 1. X can be VIL or VIH - 2. See DC Programming Characteristics for V<sub>CP</sub>, V<sub>PP</sub>, and V<sub>ID</sub> voltages. - 3. A1-A8, A10-A17 = VIL #### **Read Mode** The 27C020 has two control functions; both must be enabled to obtain data at the outputs. $\overline{CE}$ is the power control and device select. $\overline{OE}$ controls the output buffers to gate data to the outputs. With addresses stable, the address access time (t<sub>ACC</sub>) equals the delay from $\overline{CE}$ to output (t<sub>CE</sub>). Outputs display valid data t<sub>OE</sub> after $\overline{OE}$ 's falling edge, assuming t<sub>ACC</sub> and t<sub>CE</sub> times are met. V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. ## **Two Line Output Control** EPROMs are often used in larger memory arrays. Intel provides two control inputs to accommodate multiple memory connections. Two-line control provides for: - a) lowest possible memory power dissipation - b) complete assurance that data bus contention will not occur To efficiently use these two control inputs, an address decoder should enable $\overline{\text{CE}}$ , while $\overline{\text{OE}}$ should be connected to all memory devices and the system's $\overline{\text{READ}}$ control line. This assures that only selected memory devices have active outputs while deselected memory devices are in Standby Mode. ## Standby Mode Standby Mode substantially reduces $V_{CC}$ current. When $\overrightarrow{CE}=V_{IH}$ the outputs are in a high impedance state, independent of $\overrightarrow{OE}$ . ## **Program Mode** Caution: Exceeding 14V on V<sub>PP</sub> will permanently damage the device. Initially, and after each erasure, all EPROM bits are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" are programmed, the data word can contain both "1s" and "0s". Ultraviolet light erasure is the only way to change "0s" to "1s". Program mode is entered when Vpp is raised to 12.75V. Data is introduced by applying an 8-bit word to the output pins. Pulsing $\overline{PGM}$ low while $\overline{CE} = V_{IL}$ and $\overline{OE} = V_{IH}$ programs that data into the device. ### **Program Verify** A verify should be performed following a program operation to determine that bits have been correctly programmed. With $V_{CC}$ at 6.25V, a substantial program margin is ensured. The verify is performed with $\overline{CE}$ at $V_{IL}$ and $\overline{PGM}$ at $V_{IH}$ . Valid data is available $t_{OE}$ after $\overline{OE}$ falls low. ## **Program Inhibit** Program Inhibit Mode allows parallel programming of multiple EPROMs with different data. CE-high inhibits programming of non-targeted devices. Except for CE, parallel EPROMs may have common inputs. # inteligent Identifier Mode The inteligent Identifier Mode will determine an EPROM's manufacturer and device type, allowing programming equipment to automatically match a device with its proper programming algorithm. This mode is activated when a programmer forces 12V $\pm 0.5$ V on $A_9$ . With $\overline{CE}$ , $\overline{OE}$ , $A_1-A_8$ , and $A_{10}-A_{17}$ at $V_{IL}$ , $A_0=V_{IL}$ will present the manufacturer code and $A_0=V_{IH}$ the device code. This mode functions in the 25°C $\pm 5$ °C ambient temperature range required during programming. #### **UPGRADE PATH** Future upgrade to 4-Mbit and 8-Mbit densities are easily accomplished due to the standardized pin configuration of the 27C020. When the 27C020 is in Read Mode, the $\overline{PGM}$ input becomes non-functional. This allows address line $A_{18}$ to be routed directly to this input in anticipation of future density upgrades. A jumper between $V_{\rm CC}$ and $A_{19}$ allows further upgrade using the $V_{\rm PP}$ pin. Systems designed for 2-Mbit program memories today can be upgraded to higher densities (4-Mbit and 8-Mbit) in the future with no circuit board changes. #### SYSTEM CONSIDERATIONS EPROM power switching characteristics require careful device decoupling. System designers are interested in 3 supply current issues: standby current levels (ISB), active current levels (ICC), and transient current peaks produced by falling and rising edges of CE. Transient current magnitudes depend on the device output's capacitive and inductive loading. Two-line control and proper decoupling capacitor selection will suppress transient voltage peaks. Each device should have a 0.1 µF ceramic capacitor connected between its VCC and GND. This high frequency, low inherent-inductance capacitor should be placed as close as possible to the device. Additionally, for every 8 devices, a 4.7 µF electrolytic capacitor should be placed at the array's power supply connection between V<sub>CC</sub> and GND. The bulk capacitor will overcome voltage slumps caused by PC board inductances. ## **ERASURE CHARACTERISTICS** Erasure begins when EPROMs are exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain fluorescent lamps have wavelengths in the 3000Å-4000Å range. Data shows that constant exposure to room level fluorescent lighting can erase an EPROM in approximately 3 years, while it takes approximately 1 week when exposed to direct sunlight. If the device is exposed to these lighting conditions for extended periods, opaque labels should be placed over the window to prevent unintentional erasure. The recommended erasure procedure is exposure to ultraviolet light of wavelength 2537Å. The integrated dose (UV intensity $\times$ exposure time) for erasure should be a minimum of 15 Wsec/cm². Erasure time is approximately 15 to 20 minutes using an ultraviolet lamp with a 12000 $\mu$ W/cm² power rating. The EPROM should be placed within 1 inch of the lamp tubes. An EPROM can be permanently damaged if the integrated dose exceeds 7258 Wsec/cm² (1 week @ 12000 $\mu$ W/cm²). Figure 4. Quick-Pulse Programming™ Algorithm ## Quick-Pulse Programming™ Algorithm The Quick-Pulse programming algorithm programs Intel's 27C020. Developed to substantially reduce programming throughput, this algorithm can program the 27C020 as fast as 30 seconds. Actual programming time depends on programmer overhead. The Quick-Pulse programming algorithm employs a 100 µs pulse followed by a byte verification to determine when the addressed byte has been successfully programmed. The algorithm terminates if 25 attempts fail to program a byte. The entire program pulse/byte verify sequence is performed with $V_{PP}=12.75V$ and $V_{CC}=6.25V$ . When programming is complete, all bytes are compared to the original data with $V_{CC}=V_{PP}=5.0V$ . # DC PROGRAMMING CHARACTERISTICS $T_A = 25^{\circ}C \pm 5^{\circ}C$ | Symbol | Parameter | Notes | Min | Тур | Max | Unit | Test Condition | |-----------------|----------------------------------------------|-------|------|-------|------|------|-------------------------------------------| | ILI | Input Load Current | | | | 1 | μΑ | $V_{IN} = V_{IL} \text{ or } V_{IH}$ | | I <sub>CP</sub> | V <sub>CC</sub> Program Current | 1 | 2 | | 40 | mA | CE = PGM = VIL | | lpp | V <sub>PP</sub> Program Current | 1 | | | 50 | mA | $\overline{CE} = \overline{PGM} = V_{IL}$ | | V <sub>IL</sub> | Input Low Voltage | | -0.1 | | 0.8 | ٧ | | | V <sub>IH</sub> | Input High Voltage | | 2.4 | | 6.5 | ٧ | | | V <sub>OL</sub> | Output Low Voltage (Verify) | | | | 0.45 | ٧. | I <sub>OL</sub> = 2.1 mA | | V <sub>OH</sub> | Output High Voltage (Verify) | | 3.5 | | | ٧ | $I_{OH} = -2.5 \text{ mA}$ | | V <sub>ID</sub> | A <sub>9</sub> inteligent Identifier Voltage | | 11.5 | 12.0 | 12.5 | ٧ | | | V <sub>PP</sub> | V <sub>PP</sub> Program Voltage | 2, 3 | 12.5 | 12.75 | 13.0 | | | | V <sub>CP</sub> | V <sub>CC</sub> Supply Voltage (Program) | 2 | 6.0 | 6.25 | 6.5 | V | | # AC PROGRAMMING CHARACTERISTICS(4) TA = 25°C ±5°C | Symbol | Parameter | Notes | Min | Тур | Max | Unit | |------------------|----------------------------|-------|-----|-----|-----|------| | t <sub>VCS</sub> | V <sub>CC</sub> Setup Time | 2 | 2 | | | μs | | t <sub>VPS</sub> | V <sub>PP</sub> Setup Time | 2 | 2 | | | μs | | t <sub>CES</sub> | CE Setup Time | | 2 | | | μs | | tas | Address Setup Time | | 2 | | | μs | | tos | Data Setup Time | | 2 | | | μs | | t <sub>PW</sub> | PGM Program Pulse Width | | 95 | 100 | 105 | μs | | t <sub>DH</sub> | Data Hold Time | | 2 | | | μs | | toes | OE Setup Time | | 2 | | | μs | | toE | Data Valid from OE | 5 | | | 150 | ns | | t <sub>DFP</sub> | OE High to Output High Z | 5, 6 | 0 | | 130 | ns | | t <sub>AH</sub> | Address Hold Time | | 0 | | | μs | 1. Maximum current is with outputs O<sub>0</sub>-O<sub>7</sub> unloaded. 2. V<sub>CP</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. 3. When programming, a 0.1 µF capacitor is required across V<sub>PP</sub> and GND to suppress spurious voltage transients which can damage the device. 4. See AC Input/Output Reference Waveform for timing measurements. 5. $t_{\mbox{\scriptsize OE}}$ and $t_{\mbox{\scriptsize DFP}}$ are device characteristics but must be accommodated by the programmer. 6. Sampled, not 100% tested. ## PROGRAMMING WAVEFORMS ## **REVISION HISTORY** | Number | Description | |--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 003 | Revised general datasheet structure, text to improve clarity Added PDIP package Combined TTL/NMOS and CMOS Read Operation Characteristics tables Revised classification from <b>Advance Information</b> to <b>Preliminary</b> Deleted 4 Meg and 8 Meg PLCC pinout references. Deleted EXPRESS page |